Modelling of Multilevel Converters
Thierry Meynard, Maurice Fadel, Noureddine Aouda

To cite this version:
Thierry Meynard, Maurice Fadel, Noureddine Aouda. Modelling of Multilevel Converters. IEEE Transactions on Industrial Electronics, 1997, 44 (3), pp.356-364. 10.1109/41.585833. hal-03534209

HAL Id: hal-03534209
https://ut3-toulouseinp.hal.science/hal-03534209
Submitted on 19 Jan 2022

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Modeling of Multilevel Converters

T. A. Meynard, Member, IEEE, M. Fadel, and N. Aouda

Abstract—In this paper, the imbricated cells multilevel converters are studied and modeled from a control viewpoint. These converters make use of several switches connected in a series, which allows using switches with reduced voltage ratings; these low voltage switches have lower conduction losses and can switch at higher frequency. In addition to this feature common to all converters using series connected switches, the control signals of multilevel converters can be phase shifted to increase the apparent switching frequency and improve the dynamic performances of the whole converter. It will be shown that a multilevel inverter leg, composed of \( p \) pairs of switches and \( p - 1 \) capacitors, forms a multivariable nonlinear system that cannot be properly modeled by standard methods such as state-space averaging. The transient behavior of this system depends on the current harmonics and their phase shift with the different control signals. A specific model will be detailed, studied, and used to illustrate the properties of these converters. In particular, the natural balancing of the voltage across the switches will be demonstrated and the time constants involved in this process will be determined.

Index Terms—Converters, harmonic analysis, modeling, multilevel systems, power electronics, state-space methods, steady-state stability.

I. INTRODUCTION

Generally speaking, the modeling of static converters for control design purposes is difficult because these systems involve continuous elements (inductors, capacitors) as well as discrete elements (switches). The operation of the converter is a periodic sequencing of different modes of operation corresponding to different topologies. These remarks imply that two types of model can be developed—continuous or discrete.

Models of the first type can be easily obtained when the varying quantities can be assimilated to their average value over a switching period. This is generally true for PWM converters involving filters such that current and voltage ripples are small. This approach leads to different types of models (equivalent average circuit, state-space averaging, etc.) [1].

Models of the second type do not require any assumption, but the model is generally complex and its use for control design is often troublesome. Though tedious, the linearization around a point of operation is generally quite efficient [2], [3].

Obtaining a model can also be the result of an harmonic analysis at the first order of the state variables, which leads to a continuous first harmonic model [4].

In the case of the converters studied in this paper, it can be shown that the derivative of the dc component of the state variables does not directly depend on the dc component. This derivative depends on the harmonics in the converter. Nevertheless, these harmonics are imposed by the dc components of the state variables. So, a dc model describing the relation between the state variables and their derivative can be found, but it must be derived from the study of the harmonic equivalent circuit. From this standpoint, the model described in this paper does not belong to any of the three types of model listed here (above).

Using static converters at ever-increasing power levels gave rise to new topologies among which are the imbricated cells multilevel converters, which allow increasing the commutated voltage as well as the apparent frequency. Designing the control circuits of these converters requires a modeling process that is, in this case, tightly linked to the converter topology. A special characteristic of these converters is that the capacitor voltage variations are imposed by the load current harmonics rather than by the average load current, although the harmonics are generally much less than the average value. It will be shown that these harmonics guarantee automatic voltage balancing across the semiconductors, which is the most important problem in the field of high-voltage power conversion. For these reasons, models based on average values cannot be used for these converters, and it is very important to develop a model accounting for the harmonics.

This can be achieved by choosing a mode of operation of the converter, replacing blocking switches with voltage sources including the harmonics of the voltage across the switch, and conducting switches with current sources, including the harmonics of the current through the switch.

II. IMBRICATED CELLS MULTILEVEL CONVERTERS

The topology of a multilevel converter is given in Fig. 1. In this section, the current ripple in current source \( I \) and the voltage ripples in voltage source \( E \), and in every floating capacitor \( C_k \), are neglected to derive, very simply, most of the properties of the system. However, it will be shown further on, that this assumption would lead to a wrong conclusion concerning the variation of the capacitor voltages. We will see that even when the harmonics are very small compared with the dc component, they are the ones to rule the evolution of the capacitor voltages.

A. Topology and Basic Operation

Multilevel converters use several floating voltage sources and imbricated commutation cells to reach high voltage and improve the waveform of the chopped voltage. Choppers,
voltage-source or current-source inverters, and cycloconverters with any number of switches connected in series can be implemented.

The switches are arranged in pairs \((A_k, B_k)\) that operate like the two switches of a standard commutation cell:

- they must never conduct simultaneously because it would short-circuit voltage sources \(V_{Ck-1}\) and \(V_{Ck}\);
- they must never be blocking at the same time because current source \(I\) would be open-circuited;
- if both switches are controlled, dead times must be provided to compensate for turn-off delays;
- the switches reversibility for voltage and current must comply with the reversibility of the voltage and current sources;
- \(\ldots\).

In fact, this multilevel commutation cell can be considered as a generalization of the conventional commutation cell which is obtained in the particular case when \(p = 1\).

**B. Voltage Across the Blocking Switches**

The major advantage of this structure is that the floating capacitors \(V_{C1}, \ldots, V_{Cp-1}\) allow mastering the voltage distribution across the blocking switches. The voltage applied across the blocking switch of any cell is imposed by the voltage sources \(V_{Ck}\) and \(V_{Ck-1}\) (Fig. 2) as

\[
(V_{Ak})_{\text{eff}} = (V_{Bk})_{\text{eff}} = V_{Ck} - V_{Ck-1}, \quad k = 1, \ldots, p \quad \text{and} \quad V_{CD} = 0, V_{CP} = E. \quad (1)
\]

The quantity \(V_{Ck} - V_{Ck-1}\) will be referred to as cell voltage of cell \(k\).

The sum of the instantaneous voltage across the switches is equal to the voltage \(E\), and there is always half of the switches in the conduction mode; consequently, the voltage balance across the blocking switches is given by

\[
(V_{Ak})_{\text{eff}} = (V_{Bk})_{\text{eff}} = E/p, \quad k = 1, \ldots, p \quad (2)
\]

which yields, by trivial recurrence

\[
V_{Ck} = k \cdot E/p, \quad k = 0, \ldots, p. \quad (3)
\]

Practical experiments showed that this voltage balance is obtained when the duty cycles of the different commutation cells are equal and the phase shift is \(2\pi/p\).

**C. Current Through the Conducting Switches**

The instantaneous current in each switch is equal to the current in the current source when the switch is conducting and zero when the switch is blocking. So, if the current source can be taken as constant over a switching period, the average current in a switch is given by

\[
I_{k,\text{avg}} = R_k \cdot I. \quad (4)
\]

This implies that the average current in each floating capacitor is

\[
I_{Ck,\text{avg}} = (R_{k+1} - R_k) \cdot I, \quad k = 1, \ldots, p - 1. \quad (5)
\]

Consequently, imposing equal duty cycles to all cells is sufficient to cancel the average current in these capacitors and keep their voltages stable.

**D. Chopped Voltage Waveform**

The chopped voltage applied to current source \(I\) can be expressed as the sum of the voltage across the switches of the lower branch. All these voltages are square voltage waves with the same duty cycle \(R\). However, the phase shift between the control signals of the different cells can be chosen freely. It can be shown that choosing control signals phase shifted by \(2\pi/p\) is optimum in that it allows cancelling harmonics centered at \(F_{sup}2, F_{sup}3, \ldots, (p-1) \cdot F_{sup}\), these last harmonics being the same as in a standard "two-level" commutation cell [6].
III. STABILITY OF THE VOLTAGE DISTRIBUTION

A. Scope of the Problem

The safety of operation of a multilevel converter may depend on the voltage distribution. For this reason, it is very important to check the stability of this voltage distribution, i.e., determine whether the system is capable of compensating for small (or even large?) perturbations around the balanced point of operation. At this point of the study, we can only note that the model based on dc components leads to the following conclusion:

- if the duty cycles are all identical, and the current source harmonics are zero, the capacitor voltages are constant, whatever their initial values.

Any model based on the dc component or state-space averaging will yield this conclusion. In practical implementations, this conclusion must be revised because the current source impedance is noninfinite and the current harmonics are not zero. Accounting for the influence of harmonics requires a thorough study of this system, which is the aim of this paper.

B. Different Approaches to the Problem

This matter was first studied by simulation. Different behaviors and very different time responses have been observed, but the system always converged toward that special balanced voltage distribution. The values of the circuit but also the point of operation had a very strong influence on the type of response.

Prototypes have also been tested and despite the different imperfections related to actual circuits, the voltage unbalance has always been less than 5%.

Finally, this self-balancing property was demonstrated using standard circuit theory [6] and it has been shown that self-balancing was guaranteed as soon as the impedance of the current source was noninfinite (nonideal current source). In the special case when $p = 2$, the time constants have even been determined analytically.

However, except for the special case when $p = 2$, these approaches gave no information on the time constants involved in the transient.

The aim of this paper is to develop a model capable of representing the self-balancing property of this circuit, and to understand the influence of the different parameters.

IV. MODELING

The different approaches listed above seemed to show that the self-balancing property was related to the harmonics of the current source $I$ instead of its dc component, so that the model will be based on these harmonics.

The operation of the multilevel converter of Fig. 1 is equivalent to the circuit in Fig. 3.

This circuit is obtained by choosing one mode of operation of the converter and replacing each blocking switch with a voltage source including the harmonics of the voltage across that switch and each conducting switch with a current source including the harmonics of the current flowing through that switch.

A. Assumptions

In the rest of the paper, we will go on the following assumptions:

- The switches are ideal (on-state voltage, off-state current, delays, and switching times are zero).
- Switches being ideal, dead times are zero.
- The floating capacitors are designed to limit the variations of the voltage applied to each commutation cell; in the first part of the calculation, these voltages are taken as constant over a switching period. In the same way, the variations of voltage source $E$ are supposed to be slow compared with the switching period.
- The load has a time constant which is less than the switching period so that at each switching period, the load current is the steady-state current.

B. Various Steps of the Calculation

The calculation carried out in the Appendix proceeds as follows:

- given the state of the system ($X_k = V_{ck}, k = 1, \cdots, p$) and the value of the voltage source $E$, the control signals ($\bar{R}_k, \Phi_k, k = 1, \cdots, p$) determine the phase and amplitude of the voltage harmonics across switches $B_k (V_{nk}^n; k = 1, \cdots, p; n = 1, \cdots, r)$;
- the chopped voltage $V_s$ is the sum of voltages across switches $B_k$, so the harmonics of chopped voltage $V_s$ can be derived ($V_1^1, V_1^2, \cdots, V_s^n$ complexes);
- depending on the impedance of current source $I$ (Z, complex), these voltage harmonics give current harmonics ($I_1^1, \cdots, I_s^n$, complexes);
the average current in each switch \((I_{Ak}, k = 1, \ldots, p)\) can then be calculated as a function of the phase-shift between the control signal and the current harmonic;
- the average current in the capacitor is the difference between the current in the adjoining switches;
- given the value of the capacitors \((C_k, k = 1, \ldots, p - 1)\), the variation of the voltage across each capacitor \((dV_k, k = 1, \ldots, p - 1)\) can be derived.

C. Calculation of the Model Accounting for the \(n\)th Harmonic

The \(n\)th harmonic of a zero to one square signal with phase \(\phi\) and duty cycle \(R\) is given by
\[
H_n = \frac{2}{n \cdot \pi} \cdot \sin(n \cdot \pi \cdot R) \cdot e^{jn \cdot \phi}.
\]

The chopped voltage delivered by the multilevel commutation cell is the sum of the voltages across the switches of the lower branch. Since the voltage across the \(j\)th switch is zero when conducting and \(V_{C_j} = V_{C_k-1}\) when blocking (true for \(k = 1, \ldots, p\) with \(V_{C_0} = 0\) and \(V_{C_p} = E\)), \(V_s^n\), the \(n\)th harmonic of the chopped voltage delivered by the multilevel commutation cell is given by
\[
V_s^n = \sum_{k=1}^{p} \frac{2}{n \cdot \pi} \cdot \sin(n \cdot \pi \cdot R_k) \cdot (V_{C_k} - V_{C_k-1}) \cdot e^{jn \cdot \phi_k}.
\]

Taking
\[
G_k^n = \frac{1}{n \cdot \pi} \cdot \sin(n \cdot \pi \cdot R_k) \cdot e^{jn \cdot \phi_k}
\]
equation (7) can be written in the matrix form
\[
V_s^n = 2[G_1^n - G_2^n \cdots G_{p-1}^n - G_p^n] \begin{bmatrix} V_{C_1} \\ \vdots \\ V_{C_{p-1}} \end{bmatrix} + 2G_p^n E. \tag{9}
\]

The load current can then be written as a function of the impedance at this frequency:
\[
I^n = \frac{V_s^n}{Z^n} = |I^n| \cdot e^{jn \cdot \psi^n}. \tag{10}
\]

This current harmonic generates a current through \(A_k\) that depends on duty cycle \(R_k\) and phase shift \(n \cdot \phi_k - \psi^n\) (Fig. 4).

The contribution of this current harmonic to the average current in the switch is
\[
I_{Ak}^n = \frac{1}{2 \cdot n \cdot \pi} \cdot \int_{-\phi_k + \pi R_k \cdot \pi}^{\phi_k + \pi R_k \cdot \pi} |I^n| \cdot \cos(n \cdot \theta + \psi^n) \cdot d\theta
\]
\[
= \frac{|I^n|}{2 \cdot n \cdot \pi} \cdot (\sin(n \cdot (\phi_k + R_k \cdot \pi) + \psi^n) - \sin(n \cdot (\phi_k - R_k \cdot \pi) + \psi^n))) \tag{11}
\]
which yields
\[
I_{Ak}^n = \frac{|I^n|}{n \cdot \pi} \cdot \sin(n \cdot R_k \cdot \pi) \cdot \cos(n \cdot \phi_k - \psi^n). \tag{12}
\]

This quantity can be written as
\[
I_{Ak}^n = \text{Re} \left( \frac{1}{n \cdot \pi} \cdot \sin(n \cdot R_k \cdot \pi) \cdot e^{-jn \cdot \phi_k} \cdot |I^n| \cdot e^{jn \cdot \psi^n} \right) \tag{13}
\]
which, according to \(G_k^n\) defined above (8), can be calculated by
\[
I_{Ak}^n = \text{Re}(\text{conj}(G_k^n) \cdot I^n). \tag{14}
\]

Since
\[
V_{C_1}^n = \frac{1}{C_k} I_{Ak}^n = \frac{1}{C_k} [I_{Ak-1}^n - I_{Ak}^n] \tag{15}
\]
we have the following matrix formulation:
\[
\begin{bmatrix} V_{C_1} \\ \vdots \\ V_{C_{p-1}} \end{bmatrix} = \text{Re} \left( \begin{bmatrix} \frac{1}{C_1} \cdot \text{conj}(G_1^n - G_1^n) \\ \vdots \\ \frac{1}{C_{p-1}} \cdot \text{conj}(G_{p-1}^n - G_{p-1}^n) \end{bmatrix} \cdot I^n \right). \tag{16}
\]

In addition, from (9), (10), and (16) we get
\[
[V_{C_k}] = 2 \text{Re} \left( \begin{bmatrix} \frac{1}{C_k} \cdot \text{conj}(G_{k+1}^n - G_k^n) \\ \vdots \\ \frac{1}{C_{p+1}} \cdot \text{conj}(G_{p}^n - G_{p}^n) \end{bmatrix} \cdot [V_{C_{k+1}} + G_{k+1}^n E] \right). \tag{17}
\]

\(X\) and \(E\) being real, this equation can be written in a standard \(X = A \cdot X + B \cdot U\) form with
\[
A = 2 \text{ Re} \left( \begin{bmatrix} \frac{1}{C_1} \cdot \text{conj}(G_{k+1}^n - G_k^n) \\ \vdots \\ \frac{1}{C_{p+1}} \cdot \text{conj}(G_{p}^n - G_{p}^n) \end{bmatrix} \cdot \frac{1}{Z^n} \right) \tag{18}
\]

\(B = 2 \text{ Re} \left( \begin{bmatrix} \frac{1}{C_1} \cdot (G_{k+1}^n - G_k^n) \\ \vdots \\ \frac{1}{C_{p+1}} \cdot (G_{p}^n - G_{p}^n) \end{bmatrix} \cdot \frac{1}{Z^n} \right) \tag{19}\)
D. Calculation of the Model Accounting for the First Harmonics

Taking several harmonics into account, (17) becomes

\[
\hat{V}_{C_k} = \sum_{n=1}^{r} 2 \Re \left( \frac{1}{C_k} \cdot \text{con}j(G^n_k - G^{n+1}_k) \right) \cdot \frac{1}{Z^n} \cdot \left( [\cdots G^n_k - G^{n+1}_k \cdots] [\hat{V}_{C_k}] + G^n_p E \right),
\]

(20)

This results in a model such as

\[
\hat{V}_{C_k} = A(R_k)\hat{V}_{C_k} + B(R_k)E, \quad k = 1, \ldots, p - 1
\]

with

\[
A = -2 \Re \left( \begin{bmatrix}
\text{con}j(G^1_1 - G^1_2) & \cdots & \text{con}j(G^1_p - G^1_2) \\
\text{con}j(G^2_1 - G^2_2) & \cdots & \text{con}j(G^2_p - G^2_2) \\
\vdots & \ddots & \vdots \\
\text{con}j(G^r_1 - G^r_2) & \cdots & \text{con}j(G^r_p - G^r_2)
\end{bmatrix}
\right)
\]

\[
B = 2 \Re \left( \begin{bmatrix}
\frac{G^1_2}{Z^1} & \cdots & \frac{G^1_p}{Z^1} \\
\frac{G^2_2}{Z^2} & \cdots & \frac{G^2_p}{Z^2} \\
\vdots & \ddots & \vdots \\
\frac{G^r_2}{Z^r} & \cdots & \frac{G^r_p}{Z^r}
\end{bmatrix}
\right)
\]

(21)

V. CHECKING THE MODEL

A. Principle of the Validation

This model allows predicting the evolution of the capacitor voltages starting from any initial conditions and for any duty cycle. In the next section, the model will be checked by comparison with a simulation program (that simulates the different modes of operation corresponding to the different states of the switches). This will be done using two different converters. The first is a step-down chopper using three imbricated cells (Fig. 5) and a half-bridge voltage-source inverter using seven imbricated cells (Fig. 6).

The simulation package SUCCESS is used as a reference and the accuracy of the model can be evaluated in various conditions.

B. Start Up with Constant Duty Cycles and Constant Input Voltage

The start up of the three-cell chopper of Fig. 5(a) with \( R = 0.5 \) is studied by simulation and with the model. The waveforms obtained for the capacitor voltages are compared in Fig. 7(a).

Despite a quick evolution of the capacitor voltages, which is not in agreement with the assumptions listed above, this comparison illustrates the good behavior of the model. However, it should be noted that in the chopper configuration, the switches in the upper branch are transistors and those in the lower branch are simple diodes; in the model, the assumption is made that the two switches of a given cell are always in opposite states which is generally true, except in two cases:

- discontinuous conduction mode—this case is obtained when the current tends to zero or a negative value; the current cannot change sign in the diodes so it stays zero and the two switches of the same cell are in the off-state simultaneously;
- “shorted-cell” mode—if the voltage across a cell tends to become negative (\( V_{C_k} < V_{C_{k-1}} \)), the transistor and the diode of that cell may conduct simultaneously, thus holding the cell voltage to zero (reverse conduction of the transistor).
When these phenomena occur, the simulation gives very different results. However, these modes are not the standard modes of operation (the second one is even dangerous for the converter) and we will not try to adapt the model to these particular conditions.

Compared results for the seven-cell voltage-source inverter are given in Fig. 7(b)–(d). In that case, the transient is quite long and the simulations have been stopped before the steady state to keep the figures clear. However, the purpose is to show the accuracy of the model, even for the pulsewidth modulation (PWM) mode of this voltage source inverter.

C. Start Up with Variable Duty Cycles

Such conditions are met in voltage-source inverters (sinusoidal variation of the duty cycles) such as the circuit in Fig. 5(b). The results compared in Fig. 8 still reveal a good agreement of the model and the system.

D. Start Up with Variable Input Voltage

Fig. 9 displays results obtained with a variable input voltage. In that case, the auxiliary r-L-C network is activated by taking $r = 1 \, \Omega$ which speeds the natural balancing property. With a ramping input voltage, the model represents the system with a good accuracy except for the first few periods at the start of the perturbation. Many comparisons have been done in different conditions of operation and the model always matched the simulation after a few periods.

It should be noted that representing the evolution of the average (i.e., “averaged over a switching period”) voltage across the capacitor requires taking rapid phenomena (i.e., occurring within a switching period) into account. These phenomena are accounted for by means of the harmonics.

The number of harmonics accounted for by the model must also be studied. Obviously, as long as the duty cycles are equal the dc component has no influence on the capacitors’ voltages, and the model best fits the simulation when the number of harmonics is increased. However, the improvement is not significant beyond a certain number of harmonics because the current harmonics decrease with the frequency for two reasons:

- the impedance of the current source increases with increasing frequency;
• the harmonics of the chopped voltage decrease with increasing frequency.

For this reason, it is generally useless to take more than ten harmonics into account.

On the other hand, the natural balancing property may disappear or be poorly represented if the number of harmonics accounted for is less than the number of cells. Consequently, the number of harmonics is generally chosen between the number of cells and ten.

When the current source impedance is modified by an auxiliary circuit such as the RLC network of Figs. 5(a) and 6, the impedance at the natural frequency of this network may be much lower than at any other frequency so that this current harmonic becomes predominant. In that special case, the model accounting for this only harmonic can be sufficient.

The first use of this model may be quick simulation. For example, the simulations presented here with a number of harmonics equal to the number of cells were about 20 times quicker with the model implanted in MATLAB than the simulation of the whole circuit in SUCCESS. This ratio does not vary significantly when the RLC circuit is used or not. However, quick simulation is not the only application, and we will give a few other examples of application in the following section.

VI. APPLICATIONS OF THE MODEL

With such a model, the quantitative analysis is made simple. Despite the nonlinearity inherent in these converters, the static and dynamic characteristics can be easily calculated. Among the many possible utilizations of this model, three very interesting straightforward examples have been chosen.

A. Direct Calculation of the Steady State

The state model of the converter (21) describes the evolution of the capacitor voltages as a function of the duty cycles. With this model it is very easy to determine the steady-state voltages

\[ \dot{X} = 0 \Rightarrow X_p = A(\mathcal{R})^{-1} \cdot B(\mathcal{R})E. \]  

So, the model can be readily used to demonstrate the natural balancing property (with equal duty cycles, the only stable point is \( V_{C_k} = k \cdot E/p \)). This is already a good result because it is very difficult to demonstrate with other approaches. But the new thing is that the influence of duty cycle imbalance (slight imperfections of the control signals, different delays of different switches at turn-off, etc.) can also be studied, which was not possible by other means. For example, in Fig. 10, the influence of a perturbation of the duty cycle of cell one on the different cell voltages is studied. These curves have not been labeled individually to keep them simple and because the designer will be mainly concerned by a worst case approach; the important thing is to determine what the maximum unbalance can be, no matter what cell it is applied on. In Fig. 10(a), the perturbation is kept constant and the point of operation is moved through all the operating area (\( \mathcal{R} \) varies from zero to one; \( R_1 = \mathcal{R} + 0.02; R_2 = \mathcal{R}_3 = \cdots = R_7 = R \)). This figure shows, in particular, that all cells may be influenced by the perturbation on \( R_4 \) and that these influences depend strongly and nonlinearly on the point of operation. In Fig. 10(b), the point of operation is kept constant (\( R_2 = R_3 = \cdots = R_7 = 0.5 \)), but the perturbation on \( R_4 \) is varied (\( R_4 = R + \Delta R; \mathcal{R} \) varies from \(-0.2\) to \(+0.2\)). We can check that the system is balanced when the perturbation is zero and observe that the system is highly nonlinear. It should be noted that in these two cases, the average component must also be accounted for, but this can be done with the average model used in Section I.

B. Extracting the Different Time Constants

When designing such a high-voltage converter, another concern is the dynamic related to the balancing property and this information is also included in this model. For a given duty cycle, the dynamic of the system is included in matrix \( A \), hence the name of dynamic matrix. Calculating the eigenvalues of this matrix allows characterizing the modes of the system.
and deriving the time constants $\tau_i$

$$[\omega_1, \omega_2, \ldots, \omega_{p-1}] = \text{eig}(A(R))$$
and
$$\tau_i = \frac{1}{\omega_i},$$

(23)

These time constants give information on the duration of the transient and the time required to rebalance the capacitor voltages after a perturbation.

C. Bode Plots

As for any other system, the static and dynamic behavior can also be studied in Bode plots. The Laplace transform of (21) is

$$T(p) = \frac{V_{C_1}(p)}{E(p)} = (pI - A(R))^{-1} \ast B(R).$$

(24)

The study of these transmittances gives information on the low-frequency gains (i.e., self balancing of the cell voltages in these multilevel converters) and on the bandwidth (i.e., which frequencies of the input voltage are dangerous for the converter). This will not be discussed in this paper, but the model is, of course, very useful for this process too.

VII. CONCLUSION

A static and dynamic model of multilevel converters with imbricated cells must take into account phenomena that occur within a switching period. This excludes all modeling techniques based on the only average value. The model described in this paper uses current sources of which harmonic spectra are determined by the current flowing through the switches. The topology of this equivalent circuit is then used to build the state equation of the model to represent accurately the operation of the converter.

This model can be used to determine the steady-state mode as well as the dynamic response of the capacitor voltages. Linearization of this model will also be very useful to determine the control strategy of the system.

APPENDIX

NOTATIONS

$F_{sw}$: Switching frequency.

$E$: Voltage across the dc voltage source.

$r$: Maximum rank of the harmonics used in the calculation.

$i$: Instantaneous current in the current source.

$I$: Current in the current source averaged over a switching period.

$P^n_n$: Harmonics of the current in the current source (complex vector).

$q^n_n$: Phases of the harmonics of the current in the current source (complex vector).

$p$: Number of cells.

$C_k$: $k = 1, \ldots, p - 1$: Value of the capacitors (vector).

$V_{C_k}$: $k = 1, \ldots, p - 1$: Voltage across the capacitors (vector).

$V_{GD}$: 0.

$V_{CP}$: E.

$A_k$: $k = 1, \ldots, p$: Upper switches of the different cells (vector).

$B_k$: $k = 1, \ldots, p$: Lower switches of the different cells (vector).

$R_k$: $k = 1, \ldots, p$: Duty cycles of switches $A_k$ (vector).

$\Phi_k$: $k = 1, \ldots, p$: Phases of the control signal of switches $A_k$ (vector).

$u_s$: Instantaneous chopped voltage.

$V_s$: Chopped voltage averaged over a switching period.

$V_{Sp}^n_n$: $n = 1, \ldots, r$: $n$th harmonic of the chopped voltage (complex vector).

$i_{A_k}$: $k = 1, \ldots, p$: Instantaneous current in switch $A_k$ (vector).

$I_{A_k}$: $k = 1, \ldots, p$: Current in switch $A_k$ averaged over a switching period (vector).

$P^n_{A_k}$: $k = 1, \ldots, p$: Current in switches $A_k$ averaged over a switching period.

$n = 1, \ldots, r$: Resulting of the $n$-th harmonic of current $i$ (matrix).
\( v_{B_k} \, k = 1, \ldots, p \): Instantaneous voltages across switches \( B_k \) (vector).

\( V_{B_k} \, k = 1, \ldots, p \): Voltage across switch \( B_k \) averaged over a switching period (vector).

\( V_{f_{B_k}} \, k = 1, \ldots, p \): \( \eta \)th harmonic of voltage (complex matrix).

\( Z^n \, n = 1, \ldots, r \): Impedance of the current source at the frequency \( n \cdot F_{sw} \) (complex vector).

\( C^n_{B_k} \) see (A.3).

REFERENCES


**T. A. Meynard** (M’94) was born in Toulouse, France, in 1963. He received the Doctorate degree from the Institut National Polytechnique de Toulouse, France, in 1988.

He is currently Head of the Static Converter Group at the Laboratoire d’Electrotechnique et d’Electronique Industrielle (LEEI), Toulouse, France. His research interests include soft-commutation, series and parallel multilevel converters and interleaved converters for high-power and high-performance applications.

**Maurice Fadel** was born in Toulouse, France, in 1958. He received the Doctorate degree from the Institut National Polytechnique de Toulouse, France, in 1988.

He is currently a Professor at the École Nationale Supérieure d’Electronique, d’Electrotechnique, d’Informatique et d’Hydraulique de Toulouse, France. In 1985, he joined the Laboratoire d’Electrotechnique et d’Electronique Industrielle (LEEI) of the Ecole Nationale Superieure d’Electrotechnique, d’Electronique, d’Informatique et d’Hydraulique de Toulouse (ENSEEIHT). His work covers modeling and control of converters and control of synchronous machines.

**Noureddine Aouda** was born in Khenifra, Morocco, in 1967. He received the Doctorate degree in electrical engineering from the Institut National Polytechnique de Toulouse, France, in 1992.

He is currently working on a project with Alcatel Alsthom Recherche Company, Marcoussis, France, and the Centre National de Recherche Scientifique, CNRS, France. His research interests include the design of current sensors for power semiconductors, passive devices modeling, and high-power static converters for utility interface.